get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/131708/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 131708,
    "url": "http://patchwork.dpdk.org/api/patches/131708/?format=api",
    "web_url": "http://patchwork.dpdk.org/project/dpdk/patch/20230920072528.14185-35-syalavarthi@marvell.com/",
    "project": {
        "id": 1,
        "url": "http://patchwork.dpdk.org/api/projects/1/?format=api",
        "name": "DPDK",
        "link_name": "dpdk",
        "list_id": "dev.dpdk.org",
        "list_email": "dev@dpdk.org",
        "web_url": "http://core.dpdk.org",
        "scm_url": "git://dpdk.org/dpdk",
        "webscm_url": "http://git.dpdk.org/dpdk",
        "list_archive_url": "https://inbox.dpdk.org/dev",
        "list_archive_url_format": "https://inbox.dpdk.org/dev/{}",
        "commit_url_format": ""
    },
    "msgid": "<20230920072528.14185-35-syalavarthi@marvell.com>",
    "list_archive_url": "https://inbox.dpdk.org/dev/20230920072528.14185-35-syalavarthi@marvell.com",
    "date": "2023-09-20T07:25:25",
    "name": "[v2,34/34] ml/cnxk: enable creation of mvtvm virtual device",
    "commit_ref": null,
    "pull_url": null,
    "state": "changes-requested",
    "archived": true,
    "hash": "85517e654c33d6e54c7977335d2676252a797225",
    "submitter": {
        "id": 2480,
        "url": "http://patchwork.dpdk.org/api/people/2480/?format=api",
        "name": "Srikanth Yalavarthi",
        "email": "syalavarthi@marvell.com"
    },
    "delegate": {
        "id": 310,
        "url": "http://patchwork.dpdk.org/api/users/310/?format=api",
        "username": "jerin",
        "first_name": "Jerin",
        "last_name": "Jacob",
        "email": "jerinj@marvell.com"
    },
    "mbox": "http://patchwork.dpdk.org/project/dpdk/patch/20230920072528.14185-35-syalavarthi@marvell.com/mbox/",
    "series": [
        {
            "id": 29567,
            "url": "http://patchwork.dpdk.org/api/series/29567/?format=api",
            "web_url": "http://patchwork.dpdk.org/project/dpdk/list/?series=29567",
            "date": "2023-09-20T07:24:51",
            "name": "Implemenation of revised ml/cnxk driver",
            "version": 2,
            "mbox": "http://patchwork.dpdk.org/series/29567/mbox/"
        }
    ],
    "comments": "http://patchwork.dpdk.org/api/patches/131708/comments/",
    "check": "warning",
    "checks": "http://patchwork.dpdk.org/api/patches/131708/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<dev-bounces@dpdk.org>",
        "X-Original-To": "patchwork@inbox.dpdk.org",
        "Delivered-To": "patchwork@inbox.dpdk.org",
        "Received": [
            "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id 4CAC0425E4;\n\tWed, 20 Sep 2023 09:29:42 +0200 (CEST)",
            "from mails.dpdk.org (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id E01A642E10;\n\tWed, 20 Sep 2023 09:26:20 +0200 (CEST)",
            "from mx0b-0016f401.pphosted.com (mx0b-0016f401.pphosted.com\n [67.231.156.173])\n by mails.dpdk.org (Postfix) with ESMTP id 4124340ED1\n for <dev@dpdk.org>; Wed, 20 Sep 2023 09:25:46 +0200 (CEST)",
            "from pps.filterd (m0045851.ppops.net [127.0.0.1])\n by mx0b-0016f401.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id\n 38K7JW1A008355 for <dev@dpdk.org>; Wed, 20 Sep 2023 00:25:45 -0700",
            "from dc5-exch02.marvell.com ([199.233.59.182])\n by mx0b-0016f401.pphosted.com (PPS) with ESMTPS id 3t7htasykw-17\n (version=TLSv1.2 cipher=ECDHE-RSA-AES256-SHA384 bits=256 verify=NOT)\n for <dev@dpdk.org>; Wed, 20 Sep 2023 00:25:45 -0700",
            "from DC5-EXCH02.marvell.com (10.69.176.39) by DC5-EXCH02.marvell.com\n (10.69.176.39) with Microsoft SMTP Server (TLS) id 15.0.1497.48;\n Wed, 20 Sep 2023 00:25:43 -0700",
            "from maili.marvell.com (10.69.176.80) by DC5-EXCH02.marvell.com\n (10.69.176.39) with Microsoft SMTP Server id 15.0.1497.48 via Frontend\n Transport; Wed, 20 Sep 2023 00:25:43 -0700",
            "from ml-host-33.caveonetworks.com (unknown [10.110.143.233])\n by maili.marvell.com (Postfix) with ESMTP id 22ACC5B6928;\n Wed, 20 Sep 2023 00:25:43 -0700 (PDT)"
        ],
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=marvell.com;\n h=from : to : cc :\n subject : date : message-id : in-reply-to : references : mime-version :\n content-transfer-encoding : content-type; s=pfpt0220;\n bh=cK30t0cfcKfCAJAdj2W/e4KBSoOz5hTPEvjNWSDujMU=;\n b=K6THGYlAizvohPMOmyCNWQ+8hWtEnNujj3X5dxlkEvsPYaSz7FcN33OYqw5LhwZp28oW\n WOcrHAhXzeaGdyWzPi1K7nkxGSUBPim/0UVbgTVJuLXcMIm+aE8RitccGiKhTeraNjFe\n aFMC+rlJDaqc9IM9y4CLYvMdULK3Ob3sfS+AwBgVNpY8agrdErzkpLulxDoW5rFYJZCJ\n jEVoCUUY2y3L8SreshAc88XXTQaAzHyUQ3fvlrz67yTRZyRCIZXCG+bxyWFj1GYM4Y+H\n VVRNPv+xLB/G5LQ8ykouhnc8WolDg01a+yaQEkMyIfHr6ieqluiyd1Nr2yo6Ib6Sq+3h gA==",
        "From": "Srikanth Yalavarthi <syalavarthi@marvell.com>",
        "To": "Srikanth Yalavarthi <syalavarthi@marvell.com>",
        "CC": "<dev@dpdk.org>, <sshankarnara@marvell.com>, <aprabhu@marvell.com>,\n <ptakkar@marvell.com>",
        "Subject": "[PATCH v2 34/34] ml/cnxk: enable creation of mvtvm virtual device",
        "Date": "Wed, 20 Sep 2023 00:25:25 -0700",
        "Message-ID": "<20230920072528.14185-35-syalavarthi@marvell.com>",
        "X-Mailer": "git-send-email 2.41.0",
        "In-Reply-To": "<20230920072528.14185-1-syalavarthi@marvell.com>",
        "References": "<20230830155927.3566-1-syalavarthi@marvell.com>\n <20230920072528.14185-1-syalavarthi@marvell.com>",
        "MIME-Version": "1.0",
        "Content-Transfer-Encoding": "8bit",
        "Content-Type": "text/plain",
        "X-Proofpoint-ORIG-GUID": "M5MTeNY4wQREcf3UE9U3k-Sw8EJaTlFb",
        "X-Proofpoint-GUID": "M5MTeNY4wQREcf3UE9U3k-Sw8EJaTlFb",
        "X-Proofpoint-Virus-Version": "vendor=baseguard\n engine=ICAP:2.0.267,Aquarius:18.0.980,Hydra:6.0.601,FMLib:17.11.176.26\n definitions=2023-09-20_02,2023-09-19_01,2023-05-22_02",
        "X-BeenThere": "dev@dpdk.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "DPDK patches and discussions <dev.dpdk.org>",
        "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>",
        "List-Archive": "<http://mails.dpdk.org/archives/dev/>",
        "List-Post": "<mailto:dev@dpdk.org>",
        "List-Help": "<mailto:dev-request@dpdk.org?subject=help>",
        "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>",
        "Errors-To": "dev-bounces@dpdk.org"
    },
    "content": "Enable support to create a mvtvm virtual device on system's\nwithout a PCI based ML HW accelerator.\n\nSigned-off-by: Srikanth Yalavarthi <syalavarthi@marvell.com>\n---\n drivers/ml/cnxk/cn10k_ml_dev.c |   8 ++\n drivers/ml/cnxk/cn10k_ml_dev.h |   3 +\n drivers/ml/cnxk/cnxk_ml_dev.c  |   3 +\n drivers/ml/cnxk/cnxk_ml_dev.h  |  21 ++++\n drivers/ml/cnxk/cnxk_ml_ops.c  |  86 ++++++++++----\n drivers/ml/cnxk/meson.build    |   2 +\n drivers/ml/cnxk/mvtvm_ml_dev.c | 198 +++++++++++++++++++++++++++++++++\n drivers/ml/cnxk/mvtvm_ml_dev.h |  40 +++++++\n drivers/ml/cnxk/mvtvm_ml_ops.c |  34 +++++-\n drivers/ml/cnxk/mvtvm_ml_ops.h |   2 +\n 10 files changed, 372 insertions(+), 25 deletions(-)\n create mode 100644 drivers/ml/cnxk/mvtvm_ml_dev.c\n create mode 100644 drivers/ml/cnxk/mvtvm_ml_dev.h",
    "diff": "diff --git a/drivers/ml/cnxk/cn10k_ml_dev.c b/drivers/ml/cnxk/cn10k_ml_dev.c\nindex 20c114b8bf..e6dc87e353 100644\n--- a/drivers/ml/cnxk/cn10k_ml_dev.c\n+++ b/drivers/ml/cnxk/cn10k_ml_dev.c\n@@ -368,6 +368,12 @@ cn10k_ml_pci_probe(struct rte_pci_driver *pci_drv, struct rte_pci_device *pci_de\n \n \tPLT_SET_USED(pci_drv);\n \n+\tif (cnxk_ml_dev_initialized == 1) {\n+\t\tplt_err(\"ML CNXK device already initialized!\");\n+\t\tplt_err(\"Cannot initialize CN10K PCI dev\");\n+\t\trte_exit(-EINVAL, \"Invalid EAL arguments \");\n+\t}\n+\n \tinit_params = (struct rte_ml_dev_pmd_init_params){\n \t\t.socket_id = rte_socket_id(), .private_data_size = sizeof(struct cnxk_ml_dev)};\n \n@@ -414,6 +420,8 @@ cn10k_ml_pci_probe(struct rte_pci_driver *pci_drv, struct rte_pci_device *pci_de\n \tdev->dequeue_burst = NULL;\n \tdev->op_error_get = NULL;\n \n+\tcnxk_ml_dev_initialized = 1;\n+\tcnxk_mldev->type = CNXK_ML_DEV_TYPE_PCI;\n \tcnxk_mldev->state = ML_CNXK_DEV_STATE_PROBED;\n \n \treturn 0;\ndiff --git a/drivers/ml/cnxk/cn10k_ml_dev.h b/drivers/ml/cnxk/cn10k_ml_dev.h\nindex 2e7eb6c9ef..cee405f3f5 100644\n--- a/drivers/ml/cnxk/cn10k_ml_dev.h\n+++ b/drivers/ml/cnxk/cn10k_ml_dev.h\n@@ -11,6 +11,9 @@\n \n #include \"cnxk_ml_io.h\"\n \n+/* Device status */\n+extern int cnxk_ml_dev_initialized;\n+\n /* Dummy Device ops */\n extern struct rte_ml_dev_ops ml_dev_dummy_ops;\n \ndiff --git a/drivers/ml/cnxk/cnxk_ml_dev.c b/drivers/ml/cnxk/cnxk_ml_dev.c\nindex 63d1c9e417..dc4512223c 100644\n--- a/drivers/ml/cnxk/cnxk_ml_dev.c\n+++ b/drivers/ml/cnxk/cnxk_ml_dev.c\n@@ -7,6 +7,9 @@\n \n #include \"cnxk_ml_dev.h\"\n \n+/* Device status */\n+int cnxk_ml_dev_initialized;\n+\n /* Dummy operations for ML device */\n struct rte_ml_dev_ops ml_dev_dummy_ops = {0};\n \ndiff --git a/drivers/ml/cnxk/cnxk_ml_dev.h b/drivers/ml/cnxk/cnxk_ml_dev.h\nindex 382fca64be..491c4c4aea 100644\n--- a/drivers/ml/cnxk/cnxk_ml_dev.h\n+++ b/drivers/ml/cnxk/cnxk_ml_dev.h\n@@ -9,6 +9,10 @@\n \n #include \"cn10k_ml_dev.h\"\n \n+#ifdef RTE_MLDEV_CNXK_ENABLE_MVTVM\n+#include \"mvtvm_ml_dev.h\"\n+#endif\n+\n #include \"cnxk_ml_xstats.h\"\n \n /* ML command timeout in seconds */\n@@ -34,6 +38,15 @@ struct cnxk_ml_error_db {\n \tchar str[RTE_ML_STR_MAX];\n };\n \n+/* Device type */\n+enum cnxk_ml_dev_type {\n+\t/* PCI based Marvell's ML HW accelerator device */\n+\tCNXK_ML_DEV_TYPE_PCI,\n+\n+\t/* Generic Virtual device */\n+\tCNXK_ML_DEV_TYPE_VDEV,\n+};\n+\n /* Device configuration state enum */\n enum cnxk_ml_dev_state {\n \t/* Probed and not configured */\n@@ -66,6 +79,9 @@ struct cnxk_ml_dev {\n \t/* RTE device */\n \tstruct rte_ml_dev *mldev;\n \n+\t/* Device type */\n+\tenum cnxk_ml_dev_type type;\n+\n \t/* Configuration state */\n \tenum cnxk_ml_dev_state state;\n \n@@ -87,6 +103,11 @@ struct cnxk_ml_dev {\n \t/* CN10K device structure */\n \tstruct cn10k_ml_dev cn10k_mldev;\n \n+#ifdef RTE_MLDEV_CNXK_ENABLE_MVTVM\n+\t/* MVTVM device structure */\n+\tstruct mvtvm_ml_dev mvtvm_mldev;\n+#endif\n+\n \t/* Maximum number of layers */\n \tuint64_t max_nb_layers;\n \ndiff --git a/drivers/ml/cnxk/cnxk_ml_ops.c b/drivers/ml/cnxk/cnxk_ml_ops.c\nindex 274d152b81..9a59e3b40b 100644\n--- a/drivers/ml/cnxk/cnxk_ml_ops.c\n+++ b/drivers/ml/cnxk/cnxk_ml_ops.c\n@@ -125,7 +125,8 @@ cnxk_ml_qp_create(const struct rte_ml_dev *dev, uint16_t qp_id, uint32_t nb_desc\n \tqp->stats.enqueue_err_count = 0;\n \tqp->stats.dequeue_err_count = 0;\n \n-\tcn10k_ml_qp_initialize(cnxk_mldev, qp);\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI)\n+\t\tcn10k_ml_qp_initialize(cnxk_mldev, qp);\n \n \treturn qp;\n \n@@ -616,7 +617,14 @@ cnxk_ml_dev_info_get(struct rte_ml_dev *dev, struct rte_ml_dev_info *dev_info)\n \tdev_info->driver_name = dev->device->driver->name;\n \tdev_info->max_models = ML_CNXK_MAX_MODELS;\n \n-\treturn cn10k_ml_dev_info_get(cnxk_mldev, dev_info);\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI)\n+\t\treturn cn10k_ml_dev_info_get(cnxk_mldev, dev_info);\n+#ifdef RTE_MLDEV_CNXK_ENABLE_MVTVM\n+\telse\n+\t\treturn mvtvm_ml_dev_info_get(cnxk_mldev, dev_info);\n+#endif\n+\n+\treturn 0;\n }\n \n static int\n@@ -654,9 +662,11 @@ cnxk_ml_dev_configure(struct rte_ml_dev *dev, const struct rte_ml_dev_config *co\n \t\t\t   conf->nb_queue_pairs, conf->nb_models);\n \n \t\t/* Load firmware */\n-\t\tret = cn10k_ml_fw_load(cnxk_mldev);\n-\t\tif (ret != 0)\n-\t\t\treturn ret;\n+\t\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI) {\n+\t\t\tret = cn10k_ml_fw_load(cnxk_mldev);\n+\t\t\tif (ret != 0)\n+\t\t\t\treturn ret;\n+\t\t}\n \t} else if (cnxk_mldev->state == ML_CNXK_DEV_STATE_CONFIGURED) {\n \t\tplt_ml_dbg(\"Re-configuring ML device, nb_queue_pairs = %u, nb_models = %u\",\n \t\t\t   conf->nb_queue_pairs, conf->nb_models);\n@@ -754,10 +764,12 @@ cnxk_ml_dev_configure(struct rte_ml_dev *dev, const struct rte_ml_dev_config *co\n \t}\n \tdev->data->nb_models = conf->nb_models;\n \n-\tret = cn10k_ml_dev_configure(cnxk_mldev, conf);\n-\tif (ret != 0) {\n-\t\tplt_err(\"Failed to configure CN10K ML Device\");\n-\t\tgoto error;\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI) {\n+\t\tret = cn10k_ml_dev_configure(cnxk_mldev, conf);\n+\t\tif (ret != 0) {\n+\t\t\tplt_err(\"Failed to configure CN10K ML Device\");\n+\t\t\tgoto error;\n+\t\t}\n \t}\n \n #ifdef RTE_MLDEV_CNXK_ENABLE_MVTVM\n@@ -767,12 +779,17 @@ cnxk_ml_dev_configure(struct rte_ml_dev *dev, const struct rte_ml_dev_config *co\n #endif\n \n \t/* Set device capabilities */\n-\tcnxk_mldev->max_nb_layers =\n-\t\tcnxk_mldev->cn10k_mldev.fw.req->cn10k_req.jd.fw_load.cap.s.max_models;\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI)\n+\t\tcnxk_mldev->max_nb_layers =\n+\t\t\tcnxk_mldev->cn10k_mldev.fw.req->cn10k_req.jd.fw_load.cap.s.max_models;\n+\telse\n+\t\tcnxk_mldev->max_nb_layers = ML_CNXK_MAX_MODELS;\n \n \tcnxk_mldev->mldev->enqueue_burst = cnxk_ml_enqueue_burst;\n \tcnxk_mldev->mldev->dequeue_burst = cnxk_ml_dequeue_burst;\n-\tcnxk_mldev->mldev->op_error_get = cn10k_ml_op_error_get;\n+\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI)\n+\t\tcnxk_mldev->mldev->op_error_get = cn10k_ml_op_error_get;\n \n \t/* Allocate and initialize index_map */\n \tif (cnxk_mldev->index_map == NULL) {\n@@ -835,8 +852,10 @@ cnxk_ml_dev_close(struct rte_ml_dev *dev)\n \t\tplt_err(\"Failed to close MVTVM ML Device\");\n #endif\n \n-\tif (cn10k_ml_dev_close(cnxk_mldev) != 0)\n-\t\tplt_err(\"Failed to close CN10K ML Device\");\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI) {\n+\t\tif (cn10k_ml_dev_close(cnxk_mldev) != 0)\n+\t\t\tplt_err(\"Failed to close CN10K ML Device\");\n+\t}\n \n \tif (cnxk_mldev->index_map)\n \t\trte_free(cnxk_mldev->index_map);\n@@ -888,10 +907,12 @@ cnxk_ml_dev_start(struct rte_ml_dev *dev)\n \n \tcnxk_mldev = dev->data->dev_private;\n \n-\tret = cn10k_ml_dev_start(cnxk_mldev);\n-\tif (ret != 0) {\n-\t\tplt_err(\"Failed to start CN10K ML Device\");\n-\t\treturn ret;\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI) {\n+\t\tret = cn10k_ml_dev_start(cnxk_mldev);\n+\t\tif (ret != 0) {\n+\t\t\tplt_err(\"Failed to start CN10K ML Device\");\n+\t\t\treturn ret;\n+\t\t}\n \t}\n \n \tcnxk_mldev->state = ML_CNXK_DEV_STATE_STARTED;\n@@ -910,10 +931,12 @@ cnxk_ml_dev_stop(struct rte_ml_dev *dev)\n \n \tcnxk_mldev = dev->data->dev_private;\n \n-\tret = cn10k_ml_dev_stop(cnxk_mldev);\n-\tif (ret != 0) {\n-\t\tplt_err(\"Failed to stop CN10K ML Device\");\n-\t\treturn ret;\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI) {\n+\t\tret = cn10k_ml_dev_stop(cnxk_mldev);\n+\t\tif (ret != 0) {\n+\t\t\tplt_err(\"Failed to stop CN10K ML Device\");\n+\t\t\treturn ret;\n+\t\t}\n \t}\n \n \tcnxk_mldev->state = ML_CNXK_DEV_STATE_CONFIGURED;\n@@ -940,7 +963,14 @@ cnxk_ml_dev_dump(struct rte_ml_dev *dev, FILE *fp)\n \t\t\tcnxk_ml_model_dump(cnxk_mldev, model, fp);\n \t}\n \n-\treturn cn10k_ml_dev_dump(cnxk_mldev, fp);\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_PCI)\n+\t\treturn cn10k_ml_dev_dump(cnxk_mldev, fp);\n+#ifdef RTE_MLDEV_CNXK_ENABLE_MVTVM\n+\telse\n+\t\treturn mvtvm_ml_dev_dump(cnxk_mldev, fp);\n+#endif\n+\n+\treturn 0;\n }\n \n static int\n@@ -953,6 +983,9 @@ cnxk_ml_dev_selftest(struct rte_ml_dev *dev)\n \n \tcnxk_mldev = dev->data->dev_private;\n \n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_VDEV)\n+\t\treturn -ENOTSUP;\n+\n \treturn cn10k_ml_dev_selftest(cnxk_mldev);\n }\n \n@@ -1281,6 +1314,11 @@ cnxk_ml_model_load(struct rte_ml_dev *dev, struct rte_ml_model_params *params, u\n \t\treturn -EINVAL;\n \t}\n \n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_VDEV && type != ML_CNXK_MODEL_TYPE_TVM) {\n+\t\tplt_err(\"Unsupported model type\");\n+\t\treturn -ENOTSUP;\n+\t}\n+\n \t/* Find model ID */\n \tfound = false;\n \tfor (lcl_model_id = 0; lcl_model_id < dev->data->nb_models; lcl_model_id++) {\n@@ -1475,6 +1513,8 @@ cnxk_ml_model_params_update(struct rte_ml_dev *dev, uint16_t model_id, void *buf\n \t\treturn -EINVAL;\n \n \tcnxk_mldev = dev->data->dev_private;\n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_VDEV)\n+\t\treturn -ENOTSUP;\n \n \tmodel = dev->data->models[model_id];\n \tif (model == NULL) {\ndiff --git a/drivers/ml/cnxk/meson.build b/drivers/ml/cnxk/meson.build\nindex 09a62b5c55..f5989c5caf 100644\n--- a/drivers/ml/cnxk/meson.build\n+++ b/drivers/ml/cnxk/meson.build\n@@ -70,11 +70,13 @@ if enable_mvtvm\n dpdk_conf.set('RTE_MLDEV_CNXK_ENABLE_MVTVM', true)\n \n driver_sdk_headers += files(\n+        'mvtvm_ml_dev.h',\n         'mvtvm_ml_ops.h',\n         'mvtvm_ml_model.h',\n )\n \n sources += files(\n+        'mvtvm_ml_dev.c',\n         'mvtvm_ml_ops.c',\n         'mvtvm_ml_model.c',\n )\ndiff --git a/drivers/ml/cnxk/mvtvm_ml_dev.c b/drivers/ml/cnxk/mvtvm_ml_dev.c\nnew file mode 100644\nindex 0000000000..8ca0e959e3\n--- /dev/null\n+++ b/drivers/ml/cnxk/mvtvm_ml_dev.c\n@@ -0,0 +1,198 @@\n+/* SPDX-License-Identifier: BSD-3-Clause\n+ * Copyright (c) 2023 Marvell.\n+ */\n+\n+#include <rte_kvargs.h>\n+#include <rte_mldev.h>\n+#include <rte_mldev_pmd.h>\n+\n+#include <bus_vdev_driver.h>\n+\n+#include <roc_api.h>\n+\n+#include \"mvtvm_ml_dev.h\"\n+\n+#include \"cnxk_ml_dev.h\"\n+\n+#define MVTVM_ML_DEV_MAX_QPS\t      \"max_qps\"\n+#define MVTVM_ML_DEV_CACHE_MODEL_DATA \"cache_model_data\"\n+\n+#define MVTVM_ML_DEV_MAX_QPS_DEFAULT\t      32\n+#define CN10K_ML_DEV_CACHE_MODEL_DATA_DEFAULT 1\n+\n+static const char *const valid_args[] = {MVTVM_ML_DEV_MAX_QPS, MVTVM_ML_DEV_CACHE_MODEL_DATA, NULL};\n+\n+static int\n+parse_integer_arg(const char *key __rte_unused, const char *value, void *extra_args)\n+{\n+\tint *i = (int *)extra_args;\n+\n+\t*i = atoi(value);\n+\tif (*i < 0) {\n+\t\tplt_err(\"Argument has to be positive.\");\n+\t\treturn -EINVAL;\n+\t}\n+\n+\treturn 0;\n+}\n+\n+static int\n+parse_uint_arg(const char *key __rte_unused, const char *value, void *extra_args)\n+{\n+\tint i;\n+\tchar *end;\n+\terrno = 0;\n+\n+\ti = strtol(value, &end, 10);\n+\tif (*end != 0 || errno != 0 || i < 0)\n+\t\treturn -EINVAL;\n+\n+\t*((uint32_t *)extra_args) = i;\n+\n+\treturn 0;\n+}\n+\n+static int\n+mvtvm_mldev_parse_devargs(const char *args, struct mvtvm_ml_dev *mvtvm_mldev)\n+{\n+\tbool cache_model_data_set = false;\n+\tstruct rte_kvargs *kvlist = NULL;\n+\tbool max_qps_set = false;\n+\tint ret = 0;\n+\n+\tif (args == NULL)\n+\t\tgoto check_args;\n+\n+\tkvlist = rte_kvargs_parse(args, valid_args);\n+\tif (kvlist == NULL) {\n+\t\tplt_err(\"Error parsing %s devargs\\n\", \"MLDEV_NAME_MVTVM_PMD\");\n+\t\treturn -EINVAL;\n+\t}\n+\n+\tif (rte_kvargs_count(kvlist, MVTVM_ML_DEV_MAX_QPS) == 1) {\n+\t\tret = rte_kvargs_process(kvlist, MVTVM_ML_DEV_MAX_QPS, &parse_uint_arg,\n+\t\t\t\t\t &mvtvm_mldev->max_nb_qpairs);\n+\t\tif (ret < 0) {\n+\t\t\tplt_err(\"Error processing arguments, key = %s\\n\", MVTVM_ML_DEV_MAX_QPS);\n+\t\t\tret = -EINVAL;\n+\t\t\tgoto exit;\n+\t\t}\n+\t\tmax_qps_set = true;\n+\t}\n+\n+\tif (rte_kvargs_count(kvlist, MVTVM_ML_DEV_CACHE_MODEL_DATA) == 1) {\n+\t\tret = rte_kvargs_process(kvlist, MVTVM_ML_DEV_CACHE_MODEL_DATA, &parse_integer_arg,\n+\t\t\t\t\t &mvtvm_mldev->cache_model_data);\n+\t\tif (ret < 0) {\n+\t\t\tplt_err(\"Error processing arguments, key = %s\\n\",\n+\t\t\t\tMVTVM_ML_DEV_CACHE_MODEL_DATA);\n+\t\t\tret = -EINVAL;\n+\t\t\tgoto exit;\n+\t\t}\n+\t\tcache_model_data_set = true;\n+\t}\n+\n+check_args:\n+\tif (!max_qps_set)\n+\t\tmvtvm_mldev->max_nb_qpairs = MVTVM_ML_DEV_MAX_QPS_DEFAULT;\n+\tplt_ml_dbg(\"ML: %s = %u\", MVTVM_ML_DEV_MAX_QPS, mvtvm_mldev->max_nb_qpairs);\n+\n+\tif (!cache_model_data_set) {\n+\t\tmvtvm_mldev->cache_model_data = CN10K_ML_DEV_CACHE_MODEL_DATA_DEFAULT;\n+\t} else {\n+\t\tif ((mvtvm_mldev->cache_model_data < 0) || (mvtvm_mldev->cache_model_data > 1)) {\n+\t\t\tplt_err(\"Invalid argument, %s = %d\\n\", MVTVM_ML_DEV_CACHE_MODEL_DATA,\n+\t\t\t\tmvtvm_mldev->cache_model_data);\n+\t\t\tret = -EINVAL;\n+\t\t\tgoto exit;\n+\t\t}\n+\t}\n+\tplt_ml_dbg(\"ML: %s = %d\", MVTVM_ML_DEV_CACHE_MODEL_DATA, mvtvm_mldev->cache_model_data);\n+\n+exit:\n+\tif (kvlist)\n+\t\trte_kvargs_free(kvlist);\n+\n+\treturn ret;\n+}\n+\n+static int\n+mvtvm_ml_vdev_probe(struct rte_vdev_device *vdev)\n+{\n+\tstruct rte_ml_dev_pmd_init_params init_params;\n+\tstruct mvtvm_ml_dev *mvtvm_mldev;\n+\tstruct cnxk_ml_dev *cnxk_mldev;\n+\tstruct rte_ml_dev *dev;\n+\tconst char *input_args;\n+\tconst char *name;\n+\tint ret = 0;\n+\n+\tif (cnxk_ml_dev_initialized == 1) {\n+\t\tplt_err(\"ML CNXK device already initialized!\");\n+\t\tplt_err(\"Cannot initialize MVTVM vdev\");\n+\t\trte_exit(-EINVAL, \"Invalid EAL arguments \");\n+\t}\n+\n+\tinit_params = (struct rte_ml_dev_pmd_init_params){\n+\t\t.socket_id = rte_socket_id(), .private_data_size = sizeof(struct cnxk_ml_dev)};\n+\n+\tname = rte_vdev_device_name(vdev);\n+\tif (name == NULL)\n+\t\treturn -EINVAL;\n+\tinput_args = rte_vdev_device_args(vdev);\n+\n+\tdev = rte_ml_dev_pmd_create(name, &vdev->device, &init_params);\n+\tif (dev == NULL) {\n+\t\tret = -EFAULT;\n+\t\tgoto error_exit;\n+\t}\n+\n+\tcnxk_mldev = dev->data->dev_private;\n+\tcnxk_mldev->mldev = dev;\n+\tmvtvm_mldev = &cnxk_mldev->mvtvm_mldev;\n+\tmvtvm_mldev->vdev = vdev;\n+\n+\tret = mvtvm_mldev_parse_devargs(input_args, mvtvm_mldev);\n+\tif (ret < 0)\n+\t\tgoto error_exit;\n+\n+\tdev->dev_ops = &cnxk_ml_ops;\n+\tdev->enqueue_burst = NULL;\n+\tdev->dequeue_burst = NULL;\n+\tdev->op_error_get = NULL;\n+\n+\tcnxk_ml_dev_initialized = 1;\n+\tcnxk_mldev->type = CNXK_ML_DEV_TYPE_VDEV;\n+\n+\treturn 0;\n+\n+error_exit:\n+\tplt_err(\"Could not create device: ml_mvtvm\");\n+\n+\treturn ret;\n+}\n+\n+static int\n+mvtvm_ml_vdev_remove(struct rte_vdev_device *vdev)\n+{\n+\tstruct rte_ml_dev *dev;\n+\tconst char *name;\n+\n+\tname = rte_vdev_device_name(vdev);\n+\tif (name == NULL)\n+\t\treturn -EINVAL;\n+\n+\tdev = rte_ml_dev_pmd_get_named_dev(name);\n+\tif (dev == NULL)\n+\t\treturn -ENODEV;\n+\n+\treturn rte_ml_dev_pmd_destroy(dev);\n+}\n+\n+static struct rte_vdev_driver mvtvm_mldev_pmd = {.probe = mvtvm_ml_vdev_probe,\n+\t\t\t\t\t\t .remove = mvtvm_ml_vdev_remove};\n+\n+RTE_PMD_REGISTER_VDEV(MLDEV_NAME_MVTVM_PMD, mvtvm_mldev_pmd);\n+\n+RTE_PMD_REGISTER_PARAM_STRING(MLDEV_NAME_MVTVM_PMD,\n+\t\t\t      MVTVM_ML_DEV_MAX_QPS \"=<int>\" MVTVM_ML_DEV_CACHE_MODEL_DATA \"=<0|1>\");\ndiff --git a/drivers/ml/cnxk/mvtvm_ml_dev.h b/drivers/ml/cnxk/mvtvm_ml_dev.h\nnew file mode 100644\nindex 0000000000..6922c19337\n--- /dev/null\n+++ b/drivers/ml/cnxk/mvtvm_ml_dev.h\n@@ -0,0 +1,40 @@\n+/* SPDX-License-Identifier: BSD-3-Clause\n+ * Copyright (c) 2023 Marvell.\n+ */\n+\n+#ifndef _MVTVM_ML_DEV_H_\n+#define _MVTVM_ML_DEV_H_\n+\n+#include <rte_mldev_core.h>\n+\n+/* Device status */\n+extern int cnxk_ml_dev_initialized;\n+\n+/* CNXK Device ops */\n+extern struct rte_ml_dev_ops cnxk_ml_ops;\n+\n+/* Marvell MVTVM ML PMD device name */\n+#define MLDEV_NAME_MVTVM_PMD ml_mvtvm\n+\n+/* Maximum number of descriptors per queue-pair */\n+#define ML_MVTVM_MAX_DESC_PER_QP 1024\n+\n+/* Maximum number of inputs / outputs per model */\n+#define ML_MVTVM_MAX_INPUT_OUTPUT 32\n+\n+/* Maximum number of segments for IO data */\n+#define ML_MVTVM_MAX_SEGMENTS 1\n+\n+/* Device private data */\n+struct mvtvm_ml_dev {\n+\t/* Virtual device */\n+\tstruct rte_vdev_device *vdev;\n+\n+\t/* Maximum number of queue pairs */\n+\tuint16_t max_nb_qpairs;\n+\n+\t/* Enable / disable model data caching */\n+\tint cache_model_data;\n+};\n+\n+#endif /* _MVTVM_ML_DEV_H_ */\ndiff --git a/drivers/ml/cnxk/mvtvm_ml_ops.c b/drivers/ml/cnxk/mvtvm_ml_ops.c\nindex 2baac8f72f..f4cd51f872 100644\n--- a/drivers/ml/cnxk/mvtvm_ml_ops.c\n+++ b/drivers/ml/cnxk/mvtvm_ml_ops.c\n@@ -9,8 +9,7 @@\n \n #include <mldev_utils.h>\n \n-#include \"cn10k_ml_ops.h\"\n-\n+#include \"mvtvm_ml_dev.h\"\n #include \"mvtvm_ml_model.h\"\n #include \"mvtvm_ml_ops.h\"\n \n@@ -27,6 +26,22 @@ mvtvm_ml_set_poll_addr(struct cnxk_ml_req *req)\n \treq->status = &req->mvtvm_req.status;\n }\n \n+int\n+mvtvm_ml_dev_info_get(struct cnxk_ml_dev *cnxk_mldev, struct rte_ml_dev_info *dev_info)\n+{\n+\tstruct mvtvm_ml_dev *mvtvm_mldev;\n+\n+\tmvtvm_mldev = &cnxk_mldev->mvtvm_mldev;\n+\n+\tdev_info->max_queue_pairs = mvtvm_mldev->max_nb_qpairs;\n+\tdev_info->max_desc = ML_MVTVM_MAX_DESC_PER_QP;\n+\tdev_info->max_io = ML_MVTVM_MAX_INPUT_OUTPUT;\n+\tdev_info->max_segments = ML_MVTVM_MAX_SEGMENTS;\n+\tdev_info->align_size = RTE_CACHE_LINE_SIZE;\n+\n+\treturn 0;\n+}\n+\n int\n mvtvm_ml_dev_configure(struct cnxk_ml_dev *cnxk_mldev, const struct rte_ml_dev_config *conf)\n {\n@@ -57,6 +72,15 @@ mvtvm_ml_dev_close(struct cnxk_ml_dev *cnxk_mldev)\n \treturn ret;\n }\n \n+int\n+mvtvm_ml_dev_dump(struct cnxk_ml_dev *cnxk_mldev, FILE *fp)\n+{\n+\tRTE_SET_USED(cnxk_mldev);\n+\tRTE_SET_USED(fp);\n+\n+\treturn 0;\n+}\n+\n int\n mvtvm_ml_model_load(struct cnxk_ml_dev *cnxk_mldev, struct rte_ml_model_params *params,\n \t\t    struct cnxk_ml_model *model)\n@@ -167,6 +191,12 @@ mvtvm_ml_model_load(struct cnxk_ml_dev *cnxk_mldev, struct rte_ml_model_params *\n \telse\n \t\tmodel->subtype = ML_CNXK_MODEL_SUBTYPE_TVM_HYBRID;\n \n+\tif (cnxk_mldev->type == CNXK_ML_DEV_TYPE_VDEV &&\n+\t    model->subtype != ML_CNXK_MODEL_SUBTYPE_TVM_LLVM) {\n+\t\tplt_err(\"Unsupported model sub-type\");\n+\t\treturn -ENOTSUP;\n+\t}\n+\n \t/* Set callback function array */\n \tif (model->subtype != ML_CNXK_MODEL_SUBTYPE_TVM_LLVM) {\n \t\tcallback = &model->mvtvm.cb;\ndiff --git a/drivers/ml/cnxk/mvtvm_ml_ops.h b/drivers/ml/cnxk/mvtvm_ml_ops.h\nindex 82292ceadd..1247f80c2d 100644\n--- a/drivers/ml/cnxk/mvtvm_ml_ops.h\n+++ b/drivers/ml/cnxk/mvtvm_ml_ops.h\n@@ -52,8 +52,10 @@ struct mvtvm_ml_req {\n \tstruct mvtvm_ml_result result;\n };\n \n+int mvtvm_ml_dev_info_get(struct cnxk_ml_dev *mldev, struct rte_ml_dev_info *dev_info);\n int mvtvm_ml_dev_configure(struct cnxk_ml_dev *cnxk_mldev, const struct rte_ml_dev_config *conf);\n int mvtvm_ml_dev_close(struct cnxk_ml_dev *cnxk_mldev);\n+int mvtvm_ml_dev_dump(struct cnxk_ml_dev *cnxk_mldev, FILE *fp);\n int mvtvm_ml_model_load(struct cnxk_ml_dev *cnxk_mldev, struct rte_ml_model_params *params,\n \t\t\tstruct cnxk_ml_model *model);\n int mvtvm_ml_model_unload(struct cnxk_ml_dev *cnxk_mldev, struct cnxk_ml_model *model);\n",
    "prefixes": [
        "v2",
        "34/34"
    ]
}