Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/139224/?format=api
http://patchwork.dpdk.org/api/patches/139224/?format=api", "web_url": "http://patchwork.dpdk.org/project/dpdk/patch/20240411082232.3495883-3-gakhil@marvell.com/", "project": { "id": 1, "url": "http://patchwork.dpdk.org/api/projects/1/?format=api", "name": "DPDK", "link_name": "dpdk", "list_id": "dev.dpdk.org", "list_email": "dev@dpdk.org", "web_url": "http://core.dpdk.org", "scm_url": "git://dpdk.org/dpdk", "webscm_url": "http://git.dpdk.org/dpdk", "list_archive_url": "https://inbox.dpdk.org/dev", "list_archive_url_format": "https://inbox.dpdk.org/dev/{}", "commit_url_format": "" }, "msgid": "<20240411082232.3495883-3-gakhil@marvell.com>", "list_archive_url": "https://inbox.dpdk.org/dev/20240411082232.3495883-3-gakhil@marvell.com", "date": "2024-04-11T08:22:31", "name": "[2/3] crypto/cnxk: support queue pair depth API", "commit_ref": null, "pull_url": null, "state": "superseded", "archived": false, "hash": "815069ff538327555f2f8a880a87d1581854613b", "submitter": { "id": 2094, "url": "http://patchwork.dpdk.org/api/people/2094/?format=api", "name": "Akhil Goyal", "email": "gakhil@marvell.com" }, "delegate": { "id": 6690, "url": "http://patchwork.dpdk.org/api/users/6690/?format=api", "username": "akhil", "first_name": "akhil", "last_name": "goyal", "email": "gakhil@marvell.com" }, "mbox": "http://patchwork.dpdk.org/project/dpdk/patch/20240411082232.3495883-3-gakhil@marvell.com/mbox/", "series": [ { "id": 31719, "url": "http://patchwork.dpdk.org/api/series/31719/?format=api", "web_url": "http://patchwork.dpdk.org/project/dpdk/list/?series=31719", "date": "2024-04-11T08:22:29", "name": "cryptodev: add API to get used queue pair depth", "version": 1, "mbox": "http://patchwork.dpdk.org/series/31719/mbox/" } ], "comments": "http://patchwork.dpdk.org/api/patches/139224/comments/", "check": "success", "checks": "http://patchwork.dpdk.org/api/patches/139224/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<dev-bounces@dpdk.org>", "X-Original-To": "patchwork@inbox.dpdk.org", "Delivered-To": "patchwork@inbox.dpdk.org", "Received": [ "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id 9109A43E42;\n\tThu, 11 Apr 2024 10:23:03 +0200 (CEST)", "from mails.dpdk.org (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id D132640685;\n\tThu, 11 Apr 2024 10:23:01 +0200 (CEST)", "from mx0b-0016f401.pphosted.com (mx0b-0016f401.pphosted.com\n [67.231.156.173])\n by mails.dpdk.org (Postfix) with ESMTP id 3F170402EB\n for <dev@dpdk.org>; Thu, 11 Apr 2024 10:23:00 +0200 (CEST)", "from pps.filterd (m0045851.ppops.net [127.0.0.1])\n by mx0b-0016f401.pphosted.com (8.17.1.24/8.17.1.24) with ESMTP id\n 43AJ0hqB022602; Thu, 11 Apr 2024 01:22:54 -0700", "from dc5-exch05.marvell.com ([199.233.59.128])\n by mx0b-0016f401.pphosted.com (PPS) with ESMTPS id 3xdqc2tw46-1\n (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT);\n Thu, 11 Apr 2024 01:22:54 -0700 (PDT)", "from DC5-EXCH05.marvell.com (10.69.176.209) by\n DC5-EXCH05.marvell.com (10.69.176.209) with Microsoft SMTP Server\n (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id\n 15.2.1544.4; Thu, 11 Apr 2024 01:22:53 -0700", "from maili.marvell.com (10.69.176.80) by DC5-EXCH05.marvell.com\n (10.69.176.209) with Microsoft SMTP Server id 15.2.1544.4 via Frontend\n Transport; Thu, 11 Apr 2024 01:22:53 -0700", "from localhost.localdomain (unknown [10.28.36.102])\n by maili.marvell.com (Postfix) with ESMTP id 9BDD13F706A;\n Thu, 11 Apr 2024 01:22:47 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=marvell.com; h=\n from:to:cc:subject:date:message-id:in-reply-to:references\n :mime-version:content-transfer-encoding:content-type; s=\n pfpt0220; bh=EMTbFEcRgsvE+YCn0MnRhweTBQWAW65GigfUaDolJG0=; b=MvV\n Q5Th10qlgIvFJNJ9nGDf1WpHwmHTSMoPxMw8E01kvCHs95ycrfYLcTpJvBD5yjyE\n yJ750COC6h4eAWOX0VFznOQAM6Ky8HEwJ3QWUv4NTUCcTpBzBtmXCkjpe0SbLNv7\n xilulmIXgAJD1NyvLCOsExOhmbVLUaIMUWdLaOk/fIkaXA4dzyD2y96Y5fWOz8Le\n xXuwIrvlqy4ZNbTUJvFDlRdLYYS5gT8MQzTBs8/vZOfciE9/ORLCwvVGrz9CHh8a\n M67Fa6jl4Sm8XgI+gYLqRLeL52ZFG9T5YvaBp++jXLM7zRxvGKPjnD1SbIVXg1C5\n Igh1ZHNmk2ClRQ5razA==", "From": "Akhil Goyal <gakhil@marvell.com>", "To": "<dev@dpdk.org>", "CC": "<thomas@monjalon.net>, <david.marchand@redhat.com>,\n <hemant.agrawal@nxp.com>, <anoobj@marvell.com>,\n <pablo.de.lara.guarch@intel.com>, <fiona.trahe@intel.com>,\n <declan.doherty@intel.com>, <matan@nvidia.com>, <g.singh@nxp.com>,\n <fanzhang.oss@gmail.com>, <jianjay.zhou@huawei.com>,\n <asomalap@amd.com>, <ruifeng.wang@arm.com>,\n <konstantin.v.ananyev@yandex.ru>, <radu.nicolau@intel.com>,\n <ajit.khaparde@broadcom.com>, <rnagadheeraj@marvell.com>,\n <ciara.power@intel.com>, Akhil Goyal <gakhil@marvell.com>", "Subject": "[PATCH 2/3] crypto/cnxk: support queue pair depth API", "Date": "Thu, 11 Apr 2024 13:52:31 +0530", "Message-ID": "<20240411082232.3495883-3-gakhil@marvell.com>", "X-Mailer": "git-send-email 2.25.1", "In-Reply-To": "<20240411082232.3495883-1-gakhil@marvell.com>", "References": "<20240411082232.3495883-1-gakhil@marvell.com>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Content-Type": "text/plain", "X-Proofpoint-ORIG-GUID": "XooURyP6MUG-ockHge1M3AEwDZ6IwBhR", "X-Proofpoint-GUID": "XooURyP6MUG-ockHge1M3AEwDZ6IwBhR", "X-Proofpoint-Virus-Version": "vendor=baseguard\n engine=ICAP:2.0.272,Aquarius:18.0.1011,Hydra:6.0.619,FMLib:17.11.176.26\n definitions=2024-04-11_02,2024-04-09_01,2023-05-22_02", "X-BeenThere": "dev@dpdk.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "DPDK patches and discussions <dev.dpdk.org>", "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>", "List-Archive": "<http://mails.dpdk.org/archives/dev/>", "List-Post": "<mailto:dev@dpdk.org>", "List-Help": "<mailto:dev-request@dpdk.org?subject=help>", "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>", "Errors-To": "dev-bounces@dpdk.org" }, "content": "Added support to get the used queue pair depth\nfor a specific queue on cn10k platform.\n\nSigned-off-by: Akhil Goyal <gakhil@marvell.com>\n---\n drivers/crypto/cnxk/cn10k_cryptodev.c | 1 +\n drivers/crypto/cnxk/cn9k_cryptodev.c | 2 ++\n drivers/crypto/cnxk/cnxk_cryptodev_ops.c | 15 +++++++++++++++\n drivers/crypto/cnxk/cnxk_cryptodev_ops.h | 2 ++\n 4 files changed, 20 insertions(+)", "diff": "diff --git a/drivers/crypto/cnxk/cn10k_cryptodev.c b/drivers/crypto/cnxk/cn10k_cryptodev.c\nindex 5ed918e18e..70bef13cda 100644\n--- a/drivers/crypto/cnxk/cn10k_cryptodev.c\n+++ b/drivers/crypto/cnxk/cn10k_cryptodev.c\n@@ -99,6 +99,7 @@ cn10k_cpt_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,\n \tdev->driver_id = cn10k_cryptodev_driver_id;\n \tdev->feature_flags = cnxk_cpt_default_ff_get();\n \n+\tdev->qp_depth_used = cnxk_cpt_qp_depth_used;\n \tcn10k_cpt_set_enqdeq_fns(dev, vf);\n \tcn10k_sec_ops_override();\n \ndiff --git a/drivers/crypto/cnxk/cn9k_cryptodev.c b/drivers/crypto/cnxk/cn9k_cryptodev.c\nindex 47b0874185..818458bd6f 100644\n--- a/drivers/crypto/cnxk/cn9k_cryptodev.c\n+++ b/drivers/crypto/cnxk/cn9k_cryptodev.c\n@@ -15,6 +15,7 @@\n #include \"cn9k_ipsec.h\"\n #include \"cnxk_cryptodev.h\"\n #include \"cnxk_cryptodev_capabilities.h\"\n+#include \"cnxk_cryptodev_ops.h\"\n #include \"cnxk_cryptodev_sec.h\"\n \n #include \"roc_api.h\"\n@@ -96,6 +97,7 @@ cn9k_cpt_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,\n \tdev->dev_ops = &cn9k_cpt_ops;\n \tdev->driver_id = cn9k_cryptodev_driver_id;\n \tdev->feature_flags = cnxk_cpt_default_ff_get();\n+\tdev->qp_depth_used = cnxk_cpt_qp_depth_used;\n \n \tcnxk_cpt_caps_populate(vf);\n \ndiff --git a/drivers/crypto/cnxk/cnxk_cryptodev_ops.c b/drivers/crypto/cnxk/cnxk_cryptodev_ops.c\nindex 1dd1dbac9a..2af4318023 100644\n--- a/drivers/crypto/cnxk/cnxk_cryptodev_ops.c\n+++ b/drivers/crypto/cnxk/cnxk_cryptodev_ops.c\n@@ -496,6 +496,21 @@ cnxk_cpt_queue_pair_setup(struct rte_cryptodev *dev, uint16_t qp_id,\n \treturn ret;\n }\n \n+uint32_t\n+cnxk_cpt_qp_depth_used(void *qptr)\n+{\n+\tstruct cnxk_cpt_qp *qp = qptr;\n+\tstruct pending_queue *pend_q;\n+\tunion cpt_fc_write_s fc;\n+\n+\tpend_q = &qp->pend_q;\n+\n+\tfc.u64[0] = rte_atomic_load_explicit(qp->lmtline.fc_addr, rte_memory_order_relaxed);\n+\n+\treturn RTE_MAX(pending_queue_infl_cnt(pend_q->head, pend_q->tail, pend_q->pq_mask),\n+\t\t fc.s.qsize);\n+}\n+\n unsigned int\n cnxk_cpt_sym_session_get_size(struct rte_cryptodev *dev __rte_unused)\n {\ndiff --git a/drivers/crypto/cnxk/cnxk_cryptodev_ops.h b/drivers/crypto/cnxk/cnxk_cryptodev_ops.h\nindex e7bba25cb8..708fad910d 100644\n--- a/drivers/crypto/cnxk/cnxk_cryptodev_ops.h\n+++ b/drivers/crypto/cnxk/cnxk_cryptodev_ops.h\n@@ -142,6 +142,8 @@ int cnxk_ae_session_cfg(struct rte_cryptodev *dev,\n void cnxk_cpt_dump_on_err(struct cnxk_cpt_qp *qp);\n int cnxk_cpt_queue_pair_event_error_query(struct rte_cryptodev *dev, uint16_t qp_id);\n \n+uint32_t cnxk_cpt_qp_depth_used(void *qptr);\n+\n static __rte_always_inline void\n pending_queue_advance(uint64_t *index, const uint64_t mask)\n {\n", "prefixes": [ "2/3" ] }{ "id": 139224, "url": "