get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/96098/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 96098,
    "url": "http://patchwork.dpdk.org/api/patches/96098/?format=api",
    "web_url": "http://patchwork.dpdk.org/project/dpdk/patch/20210720130944.5407-5-suanmingm@nvidia.com/",
    "project": {
        "id": 1,
        "url": "http://patchwork.dpdk.org/api/projects/1/?format=api",
        "name": "DPDK",
        "link_name": "dpdk",
        "list_id": "dev.dpdk.org",
        "list_email": "dev@dpdk.org",
        "web_url": "http://core.dpdk.org",
        "scm_url": "git://dpdk.org/dpdk",
        "webscm_url": "http://git.dpdk.org/dpdk",
        "list_archive_url": "https://inbox.dpdk.org/dev",
        "list_archive_url_format": "https://inbox.dpdk.org/dev/{}",
        "commit_url_format": ""
    },
    "msgid": "<20210720130944.5407-5-suanmingm@nvidia.com>",
    "list_archive_url": "https://inbox.dpdk.org/dev/20210720130944.5407-5-suanmingm@nvidia.com",
    "date": "2021-07-20T13:09:33",
    "name": "[v9,04/15] crypto/mlx5: add queue pairs operations",
    "commit_ref": null,
    "pull_url": null,
    "state": "accepted",
    "archived": true,
    "hash": "1f2a4f63c0be87a75cb3b56da91f0a3bbeca0b51",
    "submitter": {
        "id": 1887,
        "url": "http://patchwork.dpdk.org/api/people/1887/?format=api",
        "name": "Suanming Mou",
        "email": "suanmingm@nvidia.com"
    },
    "delegate": {
        "id": 6690,
        "url": "http://patchwork.dpdk.org/api/users/6690/?format=api",
        "username": "akhil",
        "first_name": "akhil",
        "last_name": "goyal",
        "email": "gakhil@marvell.com"
    },
    "mbox": "http://patchwork.dpdk.org/project/dpdk/patch/20210720130944.5407-5-suanmingm@nvidia.com/mbox/",
    "series": [
        {
            "id": 17912,
            "url": "http://patchwork.dpdk.org/api/series/17912/?format=api",
            "web_url": "http://patchwork.dpdk.org/project/dpdk/list/?series=17912",
            "date": "2021-07-20T13:09:29",
            "name": "drivers: introduce mlx5 crypto PMD",
            "version": 9,
            "mbox": "http://patchwork.dpdk.org/series/17912/mbox/"
        }
    ],
    "comments": "http://patchwork.dpdk.org/api/patches/96098/comments/",
    "check": "success",
    "checks": "http://patchwork.dpdk.org/api/patches/96098/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<dev-bounces@dpdk.org>",
        "X-Original-To": "patchwork@inbox.dpdk.org",
        "Delivered-To": "patchwork@inbox.dpdk.org",
        "Received": [
            "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id 662A8A0C48;\n\tTue, 20 Jul 2021 15:10:40 +0200 (CEST)",
            "from [217.70.189.124] (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id C20E041120;\n\tTue, 20 Jul 2021 15:10:16 +0200 (CEST)",
            "from NAM11-DM6-obe.outbound.protection.outlook.com\n (mail-dm6nam11on2052.outbound.protection.outlook.com [40.107.223.52])\n by mails.dpdk.org (Postfix) with ESMTP id 77DB940E6E\n for <dev@dpdk.org>; Tue, 20 Jul 2021 15:10:13 +0200 (CEST)",
            "from DM6PR12CA0004.namprd12.prod.outlook.com (2603:10b6:5:1c0::17)\n by BY5PR12MB3940.namprd12.prod.outlook.com (2603:10b6:a03:1a8::15) with\n Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4331.26; Tue, 20 Jul\n 2021 13:10:11 +0000",
            "from DM6NAM11FT006.eop-nam11.prod.protection.outlook.com\n (2603:10b6:5:1c0:cafe::5c) by DM6PR12CA0004.outlook.office365.com\n (2603:10b6:5:1c0::17) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4331.22 via Frontend\n Transport; Tue, 20 Jul 2021 13:10:11 +0000",
            "from mail.nvidia.com (216.228.112.34) by\n DM6NAM11FT006.mail.protection.outlook.com (10.13.173.104) with Microsoft SMTP\n Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id\n 15.20.4331.21 via Frontend Transport; Tue, 20 Jul 2021 13:10:11 +0000",
            "from nvidia.com (172.20.187.6) by HQMAIL107.nvidia.com\n (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Tue, 20 Jul\n 2021 13:10:09 +0000"
        ],
        "ARC-Seal": "i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none;\n b=Xto3uDTTiv8SBpGJKZOHSug+2nwi5RuKu4aFpMJlevnl1qUg+N6rXk6fuwVb36jv8pYDQo0jdlbO+zzrN7Nq2UCZoxBlNP+PN+D7vAlPaYi+9wgYqqo6cTloX3PvUAt4TAXNIJxjR38HexET4HOMPh4Csp2GX/5S6gMK452cezfpyVAEk6RnCB8VfDsUreir8P/W6+p0Xm9ebBShwh7Z+YquL7bAFbteyVm93Auc8b4UsIEe51tl9LAvXE8MiMIvNcu01zBgprholItX/HhKycHBFkTWOO57rego+B4CB6N8MAC9P4U+hkEJDgUStw7LhdPxxOhUBpK2UUxUwfSPBA==",
        "ARC-Message-Signature": "i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com;\n s=arcselector9901;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=W/HvIrFydqP2i31TVjQMnGPQf3Qf7CHXvUNLKq32mvg=;\n b=GklYRKT68qyBz95gQRODqBQRVnDEVcnbLnzPO6Qd1Kv7X6N2elbWfIiMPQUAPHmMlSRaSngw6I5Jl7zLK8uqCZa2zYR35XxfO+cXcYq5NW9qVfHtJ0p7Pa1yTpInSrCxsNHsXgIviQtrYTYqkhXJdfAcz+madZcWJzS4NNBTo1lUa/CkaYtyIirYfOdRNBT99chTGDopqyq+NZMGSdXkOEcZ+h37I+OqmhfvWJ+irNHEHSihxIX2T+BPX+TYjc+jcMv4MtySz0094BRc/Vk8UQTQ63hVpxpgkuVtWYmuALhX4js0j2ChPVlMmxnE5H5SX9Ulfn4TFovZnqY0qLX0+g==",
        "ARC-Authentication-Results": "i=1; mx.microsoft.com 1; spf=pass (sender ip is\n 216.228.112.34) smtp.rcpttodomain=dpdk.org smtp.mailfrom=nvidia.com;\n dmarc=pass (p=quarantine sp=none pct=100) action=none header.from=nvidia.com;\n dkim=none (message not signed); arc=none",
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com;\n s=selector2;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=W/HvIrFydqP2i31TVjQMnGPQf3Qf7CHXvUNLKq32mvg=;\n b=P4jiqzJEZdacwBF3kYKO9FKN99WP1OlUBpdZSYbARAJdHizmO/ZoM0pTqfkLQ+OEmGbd7AluXE6EG+vk5pbc/I+HHAo1GClk2W9og40Ls1ILihBbGmvr3z56kUDrCYP8Q+ZyqtrjkinCSrXP44bL2QcyOdfIkLktY0AHUf3lrJzaw2pxWwkTGIK/FEunHmckg+EOCg8Bb1O1W9ynNoiTmIWpFfyzqwTf7yUuaE77n1ohaQPy/fvcIifpZ2JLuoNCUtcLTIeRFFobfqFW+BuL55KAlUhHgpevZpawcQCYXBtVbCs4Xn4Q9e0kmavppZSMU6IT/Mv+a2xnDrXpc6wKjw==",
        "X-MS-Exchange-Authentication-Results": "spf=pass (sender IP is 216.228.112.34)\n smtp.mailfrom=nvidia.com; dpdk.org; dkim=none (message not signed)\n header.d=none;dpdk.org; dmarc=pass action=none header.from=nvidia.com;",
        "Received-SPF": "Pass (protection.outlook.com: domain of nvidia.com designates\n 216.228.112.34 as permitted sender) receiver=protection.outlook.com;\n client-ip=216.228.112.34; helo=mail.nvidia.com;",
        "From": "Suanming Mou <suanmingm@nvidia.com>",
        "To": "<shirik@nvidia.com>, <gakhil@marvell.com>",
        "CC": "<matan@nvidia.com>, <david.marchand@redhat.com>, <dev@dpdk.org>",
        "Date": "Tue, 20 Jul 2021 16:09:33 +0300",
        "Message-ID": "<20210720130944.5407-5-suanmingm@nvidia.com>",
        "X-Mailer": "git-send-email 2.18.1",
        "In-Reply-To": "<20210720130944.5407-1-suanmingm@nvidia.com>",
        "References": "<20210408204849.9543-1-shirik@nvidia.com>\n <20210720130944.5407-1-suanmingm@nvidia.com>",
        "MIME-Version": "1.0",
        "Content-Type": "text/plain",
        "X-Originating-IP": "[172.20.187.6]",
        "X-ClientProxiedBy": "HQMAIL101.nvidia.com (172.20.187.10) To\n HQMAIL107.nvidia.com (172.20.187.13)",
        "X-EOPAttributedMessage": "0",
        "X-MS-PublicTrafficType": "Email",
        "X-MS-Office365-Filtering-Correlation-Id": "1d444431-09b2-40d6-5739-08d94b7fb4c1",
        "X-MS-TrafficTypeDiagnostic": "BY5PR12MB3940:",
        "X-Microsoft-Antispam-PRVS": "\n <BY5PR12MB39401693CD7AD16DA7FC4E55C1E29@BY5PR12MB3940.namprd12.prod.outlook.com>",
        "X-MS-Oob-TLC-OOBClassifiers": "OLM:2150;",
        "X-MS-Exchange-SenderADCheck": "1",
        "X-MS-Exchange-AntiSpam-Relay": "0",
        "X-Microsoft-Antispam": "BCL:0;",
        "X-Microsoft-Antispam-Message-Info": "\n paIqsoSU0sJAEnE36fqeWLHaCNz4mzbxa6x253FObwBWzi1w6bd0Yp5Noj0CBJydYjh0lyAxkIolkJtfx5tLA53oPpMKjF4jAEhDqz8fMrOF+Nj3W0mrlKVgU5YElaTzT46m6pue0MHIZjaViniPdW4rp4weePgyifl1LAyh30mOcieJlKrQm71m4apwx18tvwsaCTBqL6HAC4C13ZfhYrQudo5Emkrg21e/0zIOc+vux5A4SsQfbN9OlJf0vpqSS8iILDVfj0g/lLsV8iLkSuEmVBrDMYH0MLWibBM0iuiC/f3RJMfAbRwcjwMy9YJAmvMa19yGATtYJCY9I2GB3XPPPzs8hFzBCKToYIy/r8H7P+bQuu5jB6C6XpuNWEdrY3EZgPg93/hMlbOdyyfeKF35Rv4LgwmOvIjwO3EnJr9BvN2hv1/+d8kavgXEqI4MJkMeHA33cBd3paZ2Um85ViJV33MTH0OTHQSwDDoWsb8yNNc4h1jwxqiU4B801OXDE819qFxpyHVs80lXXqmNJW6NPmbV0SMtOkfY5MOxS/x2ZFhwXeIeuaifj4zRFpQ/U1jxRlSQtK7D5LYZCkXJ+22yFrKrJ/ZK3Q64ICwNAH6JPnf3M5z3Z0G68jKTKehwNO4vtg4pjxTvoeZVszUed6WhvX/LpCsCpcPe+x4/CJx4tWB2pAZtQbvqu9xUvye7O2C0YwKtiPYWhwicS/Jw+g==",
        "X-Forefront-Antispam-Report": "CIP:216.228.112.34; CTRY:US; LANG:en; SCL:1;\n SRV:;\n IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:schybrid03.nvidia.com; CAT:NONE;\n SFS:(4636009)(136003)(39860400002)(346002)(396003)(376002)(46966006)(36840700001)(26005)(82740400003)(478600001)(7696005)(83380400001)(7636003)(82310400003)(2616005)(6286002)(110136005)(4326008)(70206006)(55016002)(54906003)(6666004)(186003)(316002)(70586007)(36860700001)(356005)(1076003)(5660300002)(2906002)(36906005)(336012)(47076005)(36756003)(8936002)(426003)(86362001)(8676002)(16526019);\n DIR:OUT; SFP:1101;",
        "X-OriginatorOrg": "Nvidia.com",
        "X-MS-Exchange-CrossTenant-OriginalArrivalTime": "20 Jul 2021 13:10:11.3955 (UTC)",
        "X-MS-Exchange-CrossTenant-Network-Message-Id": "\n 1d444431-09b2-40d6-5739-08d94b7fb4c1",
        "X-MS-Exchange-CrossTenant-Id": "43083d15-7273-40c1-b7db-39efd9ccc17a",
        "X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp": "\n TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.112.34];\n Helo=[mail.nvidia.com]",
        "X-MS-Exchange-CrossTenant-AuthSource": "\n DM6NAM11FT006.eop-nam11.prod.protection.outlook.com",
        "X-MS-Exchange-CrossTenant-AuthAs": "Anonymous",
        "X-MS-Exchange-CrossTenant-FromEntityHeader": "HybridOnPrem",
        "X-MS-Exchange-Transport-CrossTenantHeadersStamped": "BY5PR12MB3940",
        "Subject": "[dpdk-dev] [PATCH v9 04/15] crypto/mlx5: add queue pairs operations",
        "X-BeenThere": "dev@dpdk.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "DPDK patches and discussions <dev.dpdk.org>",
        "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>",
        "List-Archive": "<http://mails.dpdk.org/archives/dev/>",
        "List-Post": "<mailto:dev@dpdk.org>",
        "List-Help": "<mailto:dev-request@dpdk.org?subject=help>",
        "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>",
        "Errors-To": "dev-bounces@dpdk.org",
        "Sender": "\"dev\" <dev-bounces@dpdk.org>"
    },
    "content": "From: Shiri Kuzin <shirik@nvidia.com>\n\nThe HW queue pairs are a pair of send queue and receive queue of\nindependent work queues packed together in one object for the purpose\nof transferring data between nodes of a network.\n\nCompletion Queue is a FIFO queue of completed work requests.\n\nIn crypto driver we use one QP in loopback in order to encrypt and\ndecrypt data locally without sending it to the wire.\nIn the configured QP we only use the SQ to perform the encryption and\ndecryption operations.\n\nAdded implementation for the QP setup function which creates the CQ,\ncreates the QP and changes its state to RTS (ready to send).\n\nAdded implementation for the release QP function to release all the QP\nresources.\n\nAdded the ops structure that contains any operation which is supported\nby the cryptodev.\n\nSigned-off-by: Shiri Kuzin <shirik@nvidia.com>\nAcked-by: Matan Azrad <matan@nvidia.com>\n---\n drivers/crypto/mlx5/mlx5_crypto.c | 129 +++++++++++++++++++++++++++++-\n drivers/crypto/mlx5/mlx5_crypto.h |  11 +++\n 2 files changed, 137 insertions(+), 3 deletions(-)",
    "diff": "diff --git a/drivers/crypto/mlx5/mlx5_crypto.c b/drivers/crypto/mlx5/mlx5_crypto.c\nindex 9ad64f7244..ad1d7b65aa 100644\n--- a/drivers/crypto/mlx5/mlx5_crypto.c\n+++ b/drivers/crypto/mlx5/mlx5_crypto.c\n@@ -6,6 +6,7 @@\n #include <rte_errno.h>\n #include <rte_log.h>\n #include <rte_pci.h>\n+#include <rte_memory.h>\n \n #include <mlx5_glue.h>\n #include <mlx5_common.h>\n@@ -18,6 +19,7 @@\n \n #define MLX5_CRYPTO_DRIVER_NAME crypto_mlx5\n #define MLX5_CRYPTO_LOG_NAME pmd.crypto.mlx5\n+#define MLX5_CRYPTO_MAX_QPS 1024\n \n #define MLX5_CRYPTO_FEATURE_FLAGS \\\n \tRTE_CRYPTODEV_FF_HW_ACCELERATED\n@@ -74,7 +76,7 @@ mlx5_crypto_dev_infos_get(struct rte_cryptodev *dev,\n \t\tdev_info->driver_id = mlx5_crypto_driver_id;\n \t\tdev_info->feature_flags = MLX5_CRYPTO_FEATURE_FLAGS;\n \t\tdev_info->capabilities = mlx5_crypto_caps;\n-\t\tdev_info->max_nb_queue_pairs = 0;\n+\t\tdev_info->max_nb_queue_pairs = MLX5_CRYPTO_MAX_QPS;\n \t\tdev_info->min_mbuf_headroom_req = 0;\n \t\tdev_info->min_mbuf_tailroom_req = 0;\n \t\tdev_info->sym.max_nb_sessions = 0;\n@@ -132,6 +134,127 @@ mlx5_crypto_dev_close(struct rte_cryptodev *dev)\n \treturn 0;\n }\n \n+static int\n+mlx5_crypto_queue_pair_release(struct rte_cryptodev *dev, uint16_t qp_id)\n+{\n+\tstruct mlx5_crypto_qp *qp = dev->data->queue_pairs[qp_id];\n+\n+\tif (qp->qp_obj != NULL)\n+\t\tclaim_zero(mlx5_devx_cmd_destroy(qp->qp_obj));\n+\tif (qp->umem_obj != NULL)\n+\t\tclaim_zero(mlx5_glue->devx_umem_dereg(qp->umem_obj));\n+\tif (qp->umem_buf != NULL)\n+\t\trte_free(qp->umem_buf);\n+\tmlx5_devx_cq_destroy(&qp->cq_obj);\n+\trte_free(qp);\n+\tdev->data->queue_pairs[qp_id] = NULL;\n+\treturn 0;\n+}\n+\n+static int\n+mlx5_crypto_qp2rts(struct mlx5_crypto_qp *qp)\n+{\n+\t/*\n+\t * In Order to configure self loopback, when calling these functions the\n+\t * remote QP id that is used is the id of the same QP.\n+\t */\n+\tif (mlx5_devx_cmd_modify_qp_state(qp->qp_obj, MLX5_CMD_OP_RST2INIT_QP,\n+\t\t\t\t\t  qp->qp_obj->id)) {\n+\t\tDRV_LOG(ERR, \"Failed to modify QP to INIT state(%u).\",\n+\t\t\trte_errno);\n+\t\treturn -1;\n+\t}\n+\tif (mlx5_devx_cmd_modify_qp_state(qp->qp_obj, MLX5_CMD_OP_INIT2RTR_QP,\n+\t\t\t\t\t  qp->qp_obj->id)) {\n+\t\tDRV_LOG(ERR, \"Failed to modify QP to RTR state(%u).\",\n+\t\t\trte_errno);\n+\t\treturn -1;\n+\t}\n+\tif (mlx5_devx_cmd_modify_qp_state(qp->qp_obj, MLX5_CMD_OP_RTR2RTS_QP,\n+\t\t\t\t\t  qp->qp_obj->id)) {\n+\t\tDRV_LOG(ERR, \"Failed to modify QP to RTS state(%u).\",\n+\t\t\trte_errno);\n+\t\treturn -1;\n+\t}\n+\treturn 0;\n+}\n+\n+static int\n+mlx5_crypto_queue_pair_setup(struct rte_cryptodev *dev, uint16_t qp_id,\n+\t\t\t     const struct rte_cryptodev_qp_conf *qp_conf,\n+\t\t\t     int socket_id)\n+{\n+\tstruct mlx5_crypto_priv *priv = dev->data->dev_private;\n+\tstruct mlx5_devx_qp_attr attr = {0};\n+\tstruct mlx5_crypto_qp *qp;\n+\tuint16_t log_nb_desc = rte_log2_u32(qp_conf->nb_descriptors);\n+\tuint32_t umem_size = RTE_BIT32(log_nb_desc) *\n+\t\t\t      MLX5_CRYPTO_WQE_SET_SIZE +\n+\t\t\t      sizeof(*qp->db_rec) * 2;\n+\tuint32_t alloc_size = sizeof(*qp);\n+\tstruct mlx5_devx_cq_attr cq_attr = {\n+\t\t.uar_page_id = mlx5_os_get_devx_uar_page_id(priv->uar),\n+\t};\n+\n+\tif (dev->data->queue_pairs[qp_id] != NULL)\n+\t\tmlx5_crypto_queue_pair_release(dev, qp_id);\n+\talloc_size = RTE_ALIGN(alloc_size, RTE_CACHE_LINE_SIZE);\n+\talloc_size += sizeof(struct rte_crypto_op *) * RTE_BIT32(log_nb_desc);\n+\tqp = rte_zmalloc_socket(__func__, alloc_size, RTE_CACHE_LINE_SIZE,\n+\t\t\t\tsocket_id);\n+\tif (qp == NULL) {\n+\t\tDRV_LOG(ERR, \"Failed to allocate QP memory.\");\n+\t\trte_errno = ENOMEM;\n+\t\treturn -rte_errno;\n+\t}\n+\tif (mlx5_devx_cq_create(priv->ctx, &qp->cq_obj, log_nb_desc,\n+\t\t\t\t&cq_attr, socket_id) != 0) {\n+\t\tDRV_LOG(ERR, \"Failed to create CQ.\");\n+\t\tgoto error;\n+\t}\n+\tqp->umem_buf = rte_zmalloc_socket(__func__, umem_size, 4096, socket_id);\n+\tif (qp->umem_buf == NULL) {\n+\t\tDRV_LOG(ERR, \"Failed to allocate QP umem.\");\n+\t\trte_errno = ENOMEM;\n+\t\tgoto error;\n+\t}\n+\tqp->umem_obj = mlx5_glue->devx_umem_reg(priv->ctx,\n+\t\t\t\t\t       (void *)(uintptr_t)qp->umem_buf,\n+\t\t\t\t\t       umem_size,\n+\t\t\t\t\t       IBV_ACCESS_LOCAL_WRITE);\n+\tif (qp->umem_obj == NULL) {\n+\t\tDRV_LOG(ERR, \"Failed to register QP umem.\");\n+\t\tgoto error;\n+\t}\n+\tattr.pd = priv->pdn;\n+\tattr.uar_index = mlx5_os_get_devx_uar_page_id(priv->uar);\n+\tattr.cqn = qp->cq_obj.cq->id;\n+\tattr.log_page_size = rte_log2_u32(sysconf(_SC_PAGESIZE));\n+\tattr.rq_size =  0;\n+\tattr.sq_size = RTE_BIT32(log_nb_desc);\n+\tattr.dbr_umem_valid = 1;\n+\tattr.wq_umem_id = qp->umem_obj->umem_id;\n+\tattr.wq_umem_offset = 0;\n+\tattr.dbr_umem_id = qp->umem_obj->umem_id;\n+\tattr.dbr_address = RTE_BIT64(log_nb_desc) *\n+\t\t\t   MLX5_CRYPTO_WQE_SET_SIZE;\n+\tqp->qp_obj = mlx5_devx_cmd_create_qp(priv->ctx, &attr);\n+\tif (qp->qp_obj == NULL) {\n+\t\tDRV_LOG(ERR, \"Failed to create QP(%u).\", rte_errno);\n+\t\tgoto error;\n+\t}\n+\tqp->db_rec = RTE_PTR_ADD(qp->umem_buf, (uintptr_t)attr.dbr_address);\n+\tif (mlx5_crypto_qp2rts(qp))\n+\t\tgoto error;\n+\tqp->ops = (struct rte_crypto_op **)RTE_ALIGN((uintptr_t)(qp + 1),\n+\t\t\t\t\t\t\t   RTE_CACHE_LINE_SIZE);\n+\tdev->data->queue_pairs[qp_id] = qp;\n+\treturn 0;\n+error:\n+\tmlx5_crypto_queue_pair_release(dev, qp_id);\n+\treturn -1;\n+}\n+\n static struct rte_cryptodev_ops mlx5_crypto_ops = {\n \t.dev_configure\t\t\t= mlx5_crypto_dev_configure,\n \t.dev_start\t\t\t= mlx5_crypto_dev_start,\n@@ -140,8 +263,8 @@ static struct rte_cryptodev_ops mlx5_crypto_ops = {\n \t.dev_infos_get\t\t\t= mlx5_crypto_dev_infos_get,\n \t.stats_get\t\t\t= NULL,\n \t.stats_reset\t\t\t= NULL,\n-\t.queue_pair_setup\t\t= NULL,\n-\t.queue_pair_release\t\t= NULL,\n+\t.queue_pair_setup\t\t= mlx5_crypto_queue_pair_setup,\n+\t.queue_pair_release\t\t= mlx5_crypto_queue_pair_release,\n \t.sym_session_get_size\t\t= NULL,\n \t.sym_session_configure\t\t= NULL,\n \t.sym_session_clear\t\t= NULL,\ndiff --git a/drivers/crypto/mlx5/mlx5_crypto.h b/drivers/crypto/mlx5/mlx5_crypto.h\nindex 11772bb846..949092cd37 100644\n--- a/drivers/crypto/mlx5/mlx5_crypto.h\n+++ b/drivers/crypto/mlx5/mlx5_crypto.h\n@@ -11,9 +11,11 @@\n #include <rte_cryptodev_pmd.h>\n \n #include <mlx5_common_utils.h>\n+#include <mlx5_common_devx.h>\n \n #define MLX5_CRYPTO_DEK_HTABLE_SZ (1 << 11)\n #define MLX5_CRYPTO_KEY_LENGTH 80\n+#define MLX5_CRYPTO_WQE_SET_SIZE 1024\n \n struct mlx5_crypto_priv {\n \tTAILQ_ENTRY(mlx5_crypto_priv) next;\n@@ -27,6 +29,15 @@ struct mlx5_crypto_priv {\n \tstruct rte_cryptodev_config dev_config;\n };\n \n+struct mlx5_crypto_qp {\n+\tstruct mlx5_devx_cq cq_obj;\n+\tstruct mlx5_devx_obj *qp_obj;\n+\tstruct mlx5dv_devx_umem *umem_obj;\n+\tvoid *umem_buf;\n+\tvolatile uint32_t *db_rec;\n+\tstruct rte_crypto_op **ops;\n+};\n+\n struct mlx5_crypto_dek {\n \tstruct mlx5_list_entry entry; /* Pointer to DEK hash list entry. */\n \tstruct mlx5_devx_obj *obj; /* Pointer to DEK DevX object. */\n",
    "prefixes": [
        "v9",
        "04/15"
    ]
}