get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/98121/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 98121,
    "url": "http://patchwork.dpdk.org/api/patches/98121/?format=api",
    "web_url": "http://patchwork.dpdk.org/project/dpdk/patch/20210907073304.73548-2-haiyue.wang@intel.com/",
    "project": {
        "id": 1,
        "url": "http://patchwork.dpdk.org/api/projects/1/?format=api",
        "name": "DPDK",
        "link_name": "dpdk",
        "list_id": "dev.dpdk.org",
        "list_email": "dev@dpdk.org",
        "web_url": "http://core.dpdk.org",
        "scm_url": "git://dpdk.org/dpdk",
        "webscm_url": "http://git.dpdk.org/dpdk",
        "list_archive_url": "https://inbox.dpdk.org/dev",
        "list_archive_url_format": "https://inbox.dpdk.org/dev/{}",
        "commit_url_format": ""
    },
    "msgid": "<20210907073304.73548-2-haiyue.wang@intel.com>",
    "list_archive_url": "https://inbox.dpdk.org/dev/20210907073304.73548-2-haiyue.wang@intel.com",
    "date": "2021-09-07T07:33:01",
    "name": "[v3,1/4] common/iavf: add QFI fields for GTPU UL and DL",
    "commit_ref": null,
    "pull_url": null,
    "state": "accepted",
    "archived": true,
    "hash": "ceb7dde132cc16c0ef22475958998b997f56e7d7",
    "submitter": {
        "id": 1044,
        "url": "http://patchwork.dpdk.org/api/people/1044/?format=api",
        "name": "Wang, Haiyue",
        "email": "haiyue.wang@intel.com"
    },
    "delegate": {
        "id": 1540,
        "url": "http://patchwork.dpdk.org/api/users/1540/?format=api",
        "username": "qzhan15",
        "first_name": "Qi",
        "last_name": "Zhang",
        "email": "qi.z.zhang@intel.com"
    },
    "mbox": "http://patchwork.dpdk.org/project/dpdk/patch/20210907073304.73548-2-haiyue.wang@intel.com/mbox/",
    "series": [
        {
            "id": 18726,
            "url": "http://patchwork.dpdk.org/api/series/18726/?format=api",
            "web_url": "http://patchwork.dpdk.org/project/dpdk/list/?series=18726",
            "date": "2021-09-07T07:33:00",
            "name": "iavf base code update",
            "version": 3,
            "mbox": "http://patchwork.dpdk.org/series/18726/mbox/"
        }
    ],
    "comments": "http://patchwork.dpdk.org/api/patches/98121/comments/",
    "check": "success",
    "checks": "http://patchwork.dpdk.org/api/patches/98121/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<dev-bounces@dpdk.org>",
        "X-Original-To": "patchwork@inbox.dpdk.org",
        "Delivered-To": "patchwork@inbox.dpdk.org",
        "Received": [
            "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id 257B1A0C41;\n\tTue,  7 Sep 2021 10:03:38 +0200 (CEST)",
            "from [217.70.189.124] (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id 8A78241104;\n\tTue,  7 Sep 2021 10:03:33 +0200 (CEST)",
            "from mga03.intel.com (mga03.intel.com [134.134.136.65])\n by mails.dpdk.org (Postfix) with ESMTP id 7A246410EB\n for <dev@dpdk.org>; Tue,  7 Sep 2021 10:03:31 +0200 (CEST)",
            "from fmsmga003.fm.intel.com ([10.253.24.29])\n by orsmga103.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384;\n 07 Sep 2021 01:03:30 -0700",
            "from npg-dpdk-haiyue-2.sh.intel.com ([10.67.119.63])\n by FMSMGA003.fm.intel.com with ESMTP; 07 Sep 2021 01:03:29 -0700"
        ],
        "X-IronPort-AV": [
            "E=McAfee;i=\"6200,9189,10099\"; a=\"220185833\"",
            "E=Sophos;i=\"5.85,274,1624345200\"; d=\"scan'208\";a=\"220185833\"",
            "E=Sophos;i=\"5.85,274,1624345200\"; d=\"scan'208\";a=\"537821762\""
        ],
        "X-ExtLoop1": "1",
        "From": "Haiyue Wang <haiyue.wang@intel.com>",
        "To": "dev@dpdk.org",
        "Cc": "Junfeng Guo <junfeng.guo@intel.com>, Haiyue Wang <haiyue.wang@intel.com>,\n Jingjing Wu <jingjing.wu@intel.com>, Beilei Xing <beilei.xing@intel.com>",
        "Date": "Tue,  7 Sep 2021 15:33:01 +0800",
        "Message-Id": "<20210907073304.73548-2-haiyue.wang@intel.com>",
        "X-Mailer": "git-send-email 2.33.0",
        "In-Reply-To": "<20210907073304.73548-1-haiyue.wang@intel.com>",
        "References": "<20210817071652.9939-1-haiyue.wang@intel.com>\n <20210907073304.73548-1-haiyue.wang@intel.com>",
        "MIME-Version": "1.0",
        "Content-Transfer-Encoding": "8bit",
        "Subject": "[dpdk-dev] [PATCH v3 1/4] common/iavf: add QFI fields for GTPU UL\n and DL",
        "X-BeenThere": "dev@dpdk.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "DPDK patches and discussions <dev.dpdk.org>",
        "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>",
        "List-Archive": "<http://mails.dpdk.org/archives/dev/>",
        "List-Post": "<mailto:dev@dpdk.org>",
        "List-Help": "<mailto:dev-request@dpdk.org?subject=help>",
        "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>",
        "Errors-To": "dev-bounces@dpdk.org",
        "Sender": "\"dev\" <dev-bounces@dpdk.org>"
    },
    "content": "From: Junfeng Guo <junfeng.guo@intel.com>\n\nThe QFI is 6-bit \"QoS Flow Identifier\" within the GTPU Extension Header.\nAdd virtchnl fields QFI of GTPU UL/DL for supporting the AVF FDIR.\n\nSigned-off-by: Junfeng Guo <junfeng.guo@intel.com>\nSigned-off-by: Haiyue Wang <haiyue.wang@intel.com>\n---\n drivers/common/iavf/virtchnl.h | 5 +++++\n 1 file changed, 5 insertions(+)",
    "diff": "diff --git a/drivers/common/iavf/virtchnl.h b/drivers/common/iavf/virtchnl.h\nindex 1cf0866124..9fa5e3e891 100644\n--- a/drivers/common/iavf/virtchnl.h\n+++ b/drivers/common/iavf/virtchnl.h\n@@ -1642,6 +1642,11 @@ enum virtchnl_proto_hdr_field {\n \t/* IPv6 Extension Fragment */\n \tVIRTCHNL_PROTO_HDR_IPV6_EH_FRAG_PKID =\n \t\tPROTO_HDR_FIELD_START(VIRTCHNL_PROTO_HDR_IPV6_EH_FRAG),\n+\t/* GTPU_DWN/UP */\n+\tVIRTCHNL_PROTO_HDR_GTPU_DWN_QFI =\n+\t\tPROTO_HDR_FIELD_START(VIRTCHNL_PROTO_HDR_GTPU_EH_PDU_DWN),\n+\tVIRTCHNL_PROTO_HDR_GTPU_UP_QFI =\n+\t\tPROTO_HDR_FIELD_START(VIRTCHNL_PROTO_HDR_GTPU_EH_PDU_UP),\n };\n \n struct virtchnl_proto_hdr {\n",
    "prefixes": [
        "v3",
        "1/4"
    ]
}