@@ -27,6 +27,7 @@ sources = files(
'roc_ie_ot.c',
'roc_mbox.c',
'roc_mcs.c',
+ 'roc_mcs_sec_cfg.c',
'roc_ml.c',
'roc_model.c',
'roc_nix.c',
@@ -300,6 +300,7 @@ struct mbox_msghdr {
M(MCS_ALLOC_RESOURCES, 0xa000, mcs_alloc_resources, mcs_alloc_rsrc_req, \
mcs_alloc_rsrc_rsp) \
M(MCS_FREE_RESOURCES, 0xa001, mcs_free_resources, mcs_free_rsrc_req, msg_rsp) \
+ M(MCS_SA_PLCY_WRITE, 0xa005, mcs_sa_plcy_write, mcs_sa_plcy_write_req, msg_rsp) \
M(MCS_GET_HW_INFO, 0xa00b, mcs_get_hw_info, msg_req, mcs_hw_info) \
/* Messages initiated by AF (range 0xC00 - 0xDFF) */
@@ -725,6 +726,17 @@ struct mcs_free_rsrc_req {
uint64_t __io rsvd;
};
+struct mcs_sa_plcy_write_req {
+ struct mbox_msghdr hdr;
+ uint64_t __io plcy[2][9]; /* Support 2 SA policy */
+ uint8_t __io sa_index[2];
+ uint8_t __io sa_cnt;
+ uint8_t __io mcs_id;
+ uint8_t __io dir;
+ uint64_t __io rsvd;
+};
+
+
struct mcs_hw_info {
struct mbox_msghdr hdr;
uint8_t __io num_mcs_blks; /* Number of MCS blocks */
@@ -7,6 +7,39 @@
#define MCS_AES_GCM_256_KEYLEN 32
+struct roc_mcs_alloc_rsrc_req {
+ uint8_t rsrc_type;
+ uint8_t rsrc_cnt; /* Resources count */
+ uint8_t dir; /* Macsec ingress or egress side */
+ uint8_t all; /* Allocate all resource type one each */
+};
+
+struct roc_mcs_alloc_rsrc_rsp {
+ uint8_t flow_ids[128]; /* Index of reserved entries */
+ uint8_t secy_ids[128];
+ uint8_t sc_ids[128];
+ uint8_t sa_ids[256];
+ uint8_t rsrc_type;
+ uint8_t rsrc_cnt; /* No of entries reserved */
+ uint8_t dir;
+ uint8_t all;
+};
+
+struct roc_mcs_free_rsrc_req {
+ uint8_t rsrc_id; /* Index of the entry to be freed */
+ uint8_t rsrc_type;
+ uint8_t dir;
+ uint8_t all; /* Free all the cam resources */
+};
+
+
+struct roc_mcs_sa_plcy_write_req {
+ uint64_t plcy[2][9];
+ uint8_t sa_index[2];
+ uint8_t sa_cnt;
+ uint8_t dir;
+};
+
struct roc_mcs_hw_info {
uint8_t num_mcs_blks; /* Number of MCS blocks */
uint8_t tcam_entries; /* RX/TX Tcam entries per mcs block */
@@ -38,4 +71,14 @@ __roc_api void roc_mcs_dev_fini(struct roc_mcs *mcs);
__roc_api struct roc_mcs *roc_mcs_dev_get(uint8_t mcs_idx);
/* HW info get */
__roc_api int roc_mcs_hw_info_get(struct roc_mcs_hw_info *hw_info);
+
+/* Resource allocation and free */
+__roc_api int roc_mcs_rsrc_alloc(struct roc_mcs *mcs, struct roc_mcs_alloc_rsrc_req *req,
+ struct roc_mcs_alloc_rsrc_rsp *rsp);
+__roc_api int roc_mcs_rsrc_free(struct roc_mcs *mcs, struct roc_mcs_free_rsrc_req *req);
+/* SA policy read and write */
+__roc_api int roc_mcs_sa_policy_write(struct roc_mcs *mcs,
+ struct roc_mcs_sa_plcy_write_req *sa_plcy);
+__roc_api int roc_mcs_sa_policy_read(struct roc_mcs *mcs,
+ struct roc_mcs_sa_plcy_write_req *sa_plcy);
#endif /* _ROC_MCS_H_ */
new file mode 100644
@@ -0,0 +1,211 @@
+/* SPDX-License-Identifier: BSD-3-Clause
+ * Copyright(C) 2023 Marvell.
+ */
+
+#include "roc_api.h"
+#include "roc_priv.h"
+
+int
+roc_mcs_rsrc_alloc(struct roc_mcs *mcs, struct roc_mcs_alloc_rsrc_req *req,
+ struct roc_mcs_alloc_rsrc_rsp *rsp)
+{
+ struct mcs_priv *priv = roc_mcs_to_mcs_priv(mcs);
+ struct mcs_alloc_rsrc_req *rsrc_req;
+ struct mcs_alloc_rsrc_rsp *rsrc_rsp;
+ int rc, i;
+
+ MCS_SUPPORT_CHECK;
+
+ if (req == NULL || rsp == NULL)
+ return -EINVAL;
+
+ rsrc_req = mbox_alloc_msg_mcs_alloc_resources(mcs->mbox);
+ if (rsrc_req == NULL)
+ return -ENOMEM;
+
+ rsrc_req->rsrc_type = req->rsrc_type;
+ rsrc_req->rsrc_cnt = req->rsrc_cnt;
+ rsrc_req->mcs_id = mcs->idx;
+ rsrc_req->dir = req->dir;
+ rsrc_req->all = req->all;
+
+ rc = mbox_process_msg(mcs->mbox, (void *)&rsrc_rsp);
+ if (rc)
+ return rc;
+
+ if (rsrc_rsp->all) {
+ rsrc_rsp->rsrc_cnt = 1;
+ rsrc_rsp->rsrc_type = 0xFF;
+ }
+
+ for (i = 0; i < rsrc_rsp->rsrc_cnt; i++) {
+ switch (rsrc_rsp->rsrc_type) {
+ case MCS_RSRC_TYPE_FLOWID:
+ rsp->flow_ids[i] = rsrc_rsp->flow_ids[i];
+ plt_bitmap_set(priv->dev_rsrc.tcam_bmap,
+ rsp->flow_ids[i] +
+ ((req->dir == MCS_TX) ? priv->tcam_entries : 0));
+ break;
+ case MCS_RSRC_TYPE_SECY:
+ rsp->secy_ids[i] = rsrc_rsp->secy_ids[i];
+ plt_bitmap_set(priv->dev_rsrc.secy_bmap,
+ rsp->secy_ids[i] +
+ ((req->dir == MCS_TX) ? priv->secy_entries : 0));
+ break;
+ case MCS_RSRC_TYPE_SC:
+ rsp->sc_ids[i] = rsrc_rsp->sc_ids[i];
+ plt_bitmap_set(priv->dev_rsrc.sc_bmap,
+ rsp->sc_ids[i] +
+ ((req->dir == MCS_TX) ? priv->sc_entries : 0));
+ break;
+ case MCS_RSRC_TYPE_SA:
+ rsp->sa_ids[i] = rsrc_rsp->sa_ids[i];
+ plt_bitmap_set(priv->dev_rsrc.sa_bmap,
+ rsp->sa_ids[i] +
+ ((req->dir == MCS_TX) ? priv->sa_entries : 0));
+ break;
+ default:
+ rsp->flow_ids[i] = rsrc_rsp->flow_ids[i];
+ rsp->secy_ids[i] = rsrc_rsp->secy_ids[i];
+ rsp->sc_ids[i] = rsrc_rsp->sc_ids[i];
+ rsp->sa_ids[i] = rsrc_rsp->sa_ids[i];
+ plt_bitmap_set(priv->dev_rsrc.tcam_bmap,
+ rsp->flow_ids[i] +
+ ((req->dir == MCS_TX) ? priv->tcam_entries : 0));
+ plt_bitmap_set(priv->dev_rsrc.secy_bmap,
+ rsp->secy_ids[i] +
+ ((req->dir == MCS_TX) ? priv->secy_entries : 0));
+ plt_bitmap_set(priv->dev_rsrc.sc_bmap,
+ rsp->sc_ids[i] +
+ ((req->dir == MCS_TX) ? priv->sc_entries : 0));
+ plt_bitmap_set(priv->dev_rsrc.sa_bmap,
+ rsp->sa_ids[i] +
+ ((req->dir == MCS_TX) ? priv->sa_entries : 0));
+ break;
+ }
+ }
+ rsp->rsrc_type = rsrc_rsp->rsrc_type;
+ rsp->rsrc_cnt = rsrc_rsp->rsrc_cnt;
+ rsp->dir = rsrc_rsp->dir;
+ rsp->all = rsrc_rsp->all;
+
+ return 0;
+}
+
+int
+roc_mcs_rsrc_free(struct roc_mcs *mcs, struct roc_mcs_free_rsrc_req *free_req)
+{
+ struct mcs_priv *priv = roc_mcs_to_mcs_priv(mcs);
+ struct mcs_free_rsrc_req *req;
+ struct msg_rsp *rsp;
+ uint32_t pos;
+ int i, rc;
+
+ MCS_SUPPORT_CHECK;
+
+ if (free_req == NULL)
+ return -EINVAL;
+
+ req = mbox_alloc_msg_mcs_free_resources(mcs->mbox);
+ if (req == NULL)
+ return -ENOMEM;
+
+ req->rsrc_id = free_req->rsrc_id;
+ req->rsrc_type = free_req->rsrc_type;
+ req->mcs_id = mcs->idx;
+ req->dir = free_req->dir;
+ req->all = free_req->all;
+
+ rc = mbox_process_msg(mcs->mbox, (void *)&rsp);
+ if (rc)
+ return rc;
+
+ switch (free_req->rsrc_type) {
+ case MCS_RSRC_TYPE_FLOWID:
+ pos = free_req->rsrc_id + ((req->dir == MCS_TX) ? priv->tcam_entries : 0);
+ plt_bitmap_clear(priv->dev_rsrc.tcam_bmap, pos);
+ for (i = 0; i < MAX_PORTS_PER_MCS; i++) {
+ uint32_t set = plt_bitmap_get(priv->port_rsrc[i].tcam_bmap, pos);
+
+ if (set) {
+ plt_bitmap_clear(priv->port_rsrc[i].tcam_bmap, pos);
+ break;
+ }
+ }
+ break;
+ case MCS_RSRC_TYPE_SECY:
+ pos = free_req->rsrc_id + ((req->dir == MCS_TX) ? priv->secy_entries : 0);
+ plt_bitmap_clear(priv->dev_rsrc.secy_bmap, pos);
+ for (i = 0; i < MAX_PORTS_PER_MCS; i++) {
+ uint32_t set = plt_bitmap_get(priv->port_rsrc[i].secy_bmap, pos);
+
+ if (set) {
+ plt_bitmap_clear(priv->port_rsrc[i].secy_bmap, pos);
+ break;
+ }
+ }
+ break;
+ case MCS_RSRC_TYPE_SC:
+ pos = free_req->rsrc_id + ((req->dir == MCS_TX) ? priv->sc_entries : 0);
+ plt_bitmap_clear(priv->dev_rsrc.sc_bmap, pos);
+ for (i = 0; i < MAX_PORTS_PER_MCS; i++) {
+ uint32_t set = plt_bitmap_get(priv->port_rsrc[i].sc_bmap, pos);
+
+ if (set) {
+ plt_bitmap_clear(priv->port_rsrc[i].sc_bmap, pos);
+ break;
+ }
+ }
+ break;
+ case MCS_RSRC_TYPE_SA:
+ pos = free_req->rsrc_id + ((req->dir == MCS_TX) ? priv->sa_entries : 0);
+ plt_bitmap_clear(priv->dev_rsrc.sa_bmap, pos);
+ for (i = 0; i < MAX_PORTS_PER_MCS; i++) {
+ uint32_t set = plt_bitmap_get(priv->port_rsrc[i].sa_bmap, pos);
+
+ if (set) {
+ plt_bitmap_clear(priv->port_rsrc[i].sa_bmap, pos);
+ break;
+ }
+ }
+ break;
+ default:
+ break;
+ }
+
+ return rc;
+}
+
+int
+roc_mcs_sa_policy_write(struct roc_mcs *mcs, struct roc_mcs_sa_plcy_write_req *sa_plcy)
+{
+ struct mcs_sa_plcy_write_req *sa;
+ struct msg_rsp *rsp;
+
+ MCS_SUPPORT_CHECK;
+
+ if (sa_plcy == NULL)
+ return -EINVAL;
+
+ sa = mbox_alloc_msg_mcs_sa_plcy_write(mcs->mbox);
+ if (sa == NULL)
+ return -ENOMEM;
+
+ mbox_memcpy(sa->plcy, sa_plcy->plcy, sizeof(uint64_t) * 2 * 9);
+ sa->sa_index[0] = sa_plcy->sa_index[0];
+ sa->sa_index[1] = sa_plcy->sa_index[1];
+ sa->sa_cnt = sa_plcy->sa_cnt;
+ sa->mcs_id = mcs->idx;
+ sa->dir = sa_plcy->dir;
+
+ return mbox_process_msg(mcs->mbox, (void *)&rsp);
+}
+
+int
+roc_mcs_sa_policy_read(struct roc_mcs *mcs __plt_unused,
+ struct roc_mcs_sa_plcy_write_req *sa __plt_unused)
+{
+ MCS_SUPPORT_CHECK;
+
+ return -ENOTSUP;
+}
@@ -139,6 +139,10 @@ INTERNAL {
roc_mcs_dev_fini;
roc_mcs_dev_get;
roc_mcs_hw_info_get;
+ roc_mcs_rsrc_alloc;
+ roc_mcs_rsrc_free;
+ roc_mcs_sa_policy_read;
+ roc_mcs_sa_policy_write;
roc_nix_bpf_alloc;
roc_nix_bpf_config;
roc_nix_bpf_connect;